# Address converter

## Abstract

The unit converts matrix address [I,J] to SDRAM address (continuous), according to the equation: ![](data:image/x-wmf;base64,183GmgAAAAAAAOAUwAIACQAAAAAxSAEACQAAA2MCAAAEAMwAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADALAAuAUCwAAACYGDwAMAE1hdGhUeXBlAACAABIAAAAmBg8AGgD/////AAAQAAAAwP///7r///+gFAAAegIAAAgAAAD6AgAAEwAAAAAAAAIEAAAALQEAAAUAAAAUAkYASQAFAAAAEwJ3AkkABQAAABQCRgCEFAUAAAATAncChBQFAAAAFAJPAEAABQAAABMCTwCOFAUAAAAUAm0CQAAFAAAAEwJtAo4UBQAAAAkCAAAAAgUAAAAUAiMCmggcAAAA+wIi/wAAAAAAAJABAAAAAAACABBUaW1lcyBOZXcgUm9tYW4A2NgSAKpJH3ZAkSJ2kQtmXAQAAAAtAQEADQAAADIKAAAAAAQAAABpbmluPgCRCj4AvAEFAAAAFALAAYgAHAAAAPsCgP4AAAAAAACQAQAAAAAAAgAQVGltZXMgTmV3IFJvbWFuANjYEgCqSR92QJEidpELZlwEAAAALQECAAQAAADwAQEAIgAAADIKAAAAABIAAABhZGRfb3V0WFlfc2l6ZV9pblmoAMAACAECAcAAwAD+AYMCXAH8AJYAbACoAOoA/ABsACgCAAMFAAAAFALAAUwGHAAAAPsCgP4AAAAAAACQAQAAAAEAAgAQU3ltYm9sAHbVEgoHoGEjANjYEgCqSR92QJEidpELZlwEAAAALQEBAAQAAADwAQIACgAAADIKAAAAAAIAAAA9KxELAAMFAAAAFALAAX0JHAAAAPsCgP4AAAAAAACQAQAAAAEAAgAQTVQgRXh0cmEAEAoe4GEjANjYEgCqSR92QJEidpELZlwEAAAALQECAAQAAADwAQEACQAAADIKAAAAAAEAAABnKwADzAAAACYGDwCNAUFwcHNNRkNDAQBmAQAAZgEAAERlc2lnbiBTY2llbmNlLCBJbmMuAAUBAAYFRFNNVDYAABNXaW5BbGxCYXNpY0NvZGVQYWdlcwARBVRpbWVzIE5ldyBSb21hbgARA1N5bWJvbAARBUNvdXJpZXIgTmV3ABEETVQgRXh0cmEAEgAIIS9Fj0QvQVD0EA9HX0FQ8h8eQVD0FQ9BAPRF9CX0j0JfQQD0EA9DX0EA9I9F9CpfSPSPQQD0EA9A9I9Bf0j0EA9BKl9EX0X0X0X0X0EPDAEAAQABAAIAAgACAAEBAQADAAEABAAACgEAAwAlHgABAAIAg2EAAgCDZAACAINkAAIAgl8AAgCDbwACAIN1AAIAg3QAAgSGPQA9AgCDWAADABsAAAsBAAIAg2kAAgCDbgAAAQEACgIEi4/pZwIAg1kAAgCCXwACAINzAAIAg2kAAgCDegACAINlAAIAgl8AAgCDaQACAINuAAIEhisAKwIAg1kAAwAbAAALAQACAINpAAIAg24AAAEBAAAAAAAACgAAACYGDwAKAP////8BAAAAAAAIAAAA+gIAAAAAAAAAAAAABAAAAC0BAQAcAAAA+wIQAAcAAAAAALwCAAAAsQECAiJTeXN0ZW0AAJELZlwAAAoAOACKAQAAAAD/////DOMSAAQAAAAtAQMABAAAAPABAgADAAAAAAA=)

**Note: X represents row indexes, Y represents column indexes.**

## Inputs

|  |  |  |  |  |
| --- | --- | --- | --- | --- |
| **Name** | **description** | **type** | **size** | **Recived from** |
| X\_in | Holds the row index input | Std\_logic\_vector | 10 | TBD |
| Y\_in | Holds the column index input | Std\_logic\_vector | 10 | TBD |
| Ram\_start\_add\_in | Holds the ram beginning address | Std\_logic | TBD | TBD |
| X\_size\_in | Holds the number of rows in the input image | generic | 10 bit | Img\_man\_top (Mds\_top\_block) |
| Y\_size\_in | Holds the number of columns in the input image | generic | 10 bit | Img\_man\_top (Mds\_top\_block) |
|  |  |  |  |  |
|  |  |  |  |  |
|  |  |  |  |  |
|  |  |  |  |  |
|  |  |  |  |  |
|  |  |  |  |  |

## Outputs

|  |  |  |  |  |
| --- | --- | --- | --- | --- |
| **Name** | **description** | **type** | **size** | **Destination** |
| Add\_out | Holds the address in SDRAM form | Std\_logic\_vector | 16/8???? | Wishbone master |
|  |  |  |  |  |